# ECE 3300L

Lab Report #6

Group A

Edwin Estrada (#015897050)

Michelle Lau (#016027427)

July 28, 2025

# **Design**

# **Clock Divider**

```
1 - `timescale lns / lps
 2
 3
     module clock_divider (
        input clk,
         input rst_n,
         input [4:0] SW,
         output clk_out
8 );
9 :
        reg [31:0] cnt;
10 :
         always @(posedge clk or negedge rst_n)
11
             if (!rst_n)
12
                 cnt <= 32'd0;
13
             else
14
                 cnt <= cnt + 1;
         assign clk_out = cnt[SW];
15
16 ;
     endmodule
```

Similar to the last lab, a free-running clock is implemented where 5 switches are used to control its speed. Additionally, the 32-bit counter and 32x1 mux are combined into 1 module to enhance readability. With a 100Mhz clock from the board, Selecting bit 0 results in a 100Mhz clock and selecting bit 31 results in a clock that's positive edge triggered every ~43 seconds.

#### **BCD Counter**

```
23 !
     module bcd counter(
24
         input clk div,
25
         input rst n,
26
         input dir bit,
27
         output reg [3:0] value
28
         );
29
30
         always @(posedge clk_div or negedge rst_n) begin
31
             if(!rst_n) value <= 4'd0;
32
             else begin
33
                 if(dir_bit) begin
                     if(value == 4'd9) value <= 4'd0;
34
35
                     else value <= value + 1;
36
                 end
37
                 else begin
38
                    if(value == 4'd0) value <= 4'd9;
39
                     else value <= value - 1;
40
                 end
41
             end
42
         end
43
44
     endmodule
```

For this project, we have two counters that inc/decremented independently but synchronously. Thanks to modularization, we can create a blueprint for such a counter and build it twice for our purposes. Since the two counters can only count BCD digits, they wrap after passing 0 and 9.

#### **ALU**

```
23 module alu(
         input [3:0] units BCD, tens BCD,
25
         input [1:0] ctrl,
26
         output reg [7:0] result
27
         );
28 :
29 🖯
       always @(ctrl) begin
30 ⊡
             if(ctrl[1]) result = 0;
31 🖯
             else if(ctrl[0]) result = units BCD + tens BCD;
32 🖯
             else begin
33
                 result = units BCD - tens BCD;
34
                 if(units_BCD < tens_BCD) result = result + 19;
35 🗀
             end
36
37
             if(result >= 10) result = {{4'd1}, result-4'd10};
38
39 🖨
         end
40
41 endmodule
```

The ALU either adds the BCD in the ones place and tens place together, or subtracts the digit in the tens place with the digit in the ones place. If underflow occurs, the difference wraps from 0 to 18. If the result, adding or subtracting, is greater than 10, the top 4 bits in the 8-bit result is set to represent decimal 1 while the bottom 4 bits represent the ones place by subtracting 10 from the result.

## **Control Decoder**

This module takes the 4 input switches (SW[5:8]) and stores them in a 4-bit nibble.

## Seg7 Scan

```
23 module seg7_scan(
24
        input clk,
25
       input [7:0] result,
       input [3:0] input nibble,
26
       output reg [7:0] AN,
27
28
       output reg [6:0] Cnode
29
30
       reg [13:0] refresh_cnt;
31
32
       wire refresh_tick = refresh_cnt[13];
33 :
       reg [3:0] digit;
34
35 ⊖
       always @(posedge clk) begin
36
           refresh_cnt <= refresh_cnt + 1;
37 🖒
        end
38 ;
39 🖨
        always @(posedge refresh_tick) begin
40 ⊝
           case (AN)
41
              8'b11111110: AN <= 8'b111111101;
42 :
               8'bl11111101: AN <= 8'b111111011;
43
              8'b11111011: AN <= 8'b111111110;
44
               default: AN <= 8'bll1111110;
45 🗇
           endcase
46
47
48 🖨
        end
49
50 E
          always @(AN) begin
51 🗇
            case (AN)
52
                  8'bl11111110: digit <= result[3:0];
53
                  8'b111111101: digit <= result[7:4];
54
                  8'bllllll011: digit <= input_nibble;
55 🗀
              endcase
56 🖨
        end
57 :
58 🖨
          always @(digit) begin
59 🖯
             case (digit)
60
                  4'd0: Cnode=7'b00000001; 4'd1: Cnode=7'b1001111; 4'd2: Cnode=7'b0010010;
61
                  4'd3: Cnode=7'b0000110; 4'd4: Cnode=7'b1001100; 4'd5: Cnode=7'b0100100;
62
                  4'd6: Cnode=7'b01000000; 4'd7: Cnode=7'b00001111; 4'd8: Cnode=7'b00000000;
63
                  4'd9: Cnode=7'b0001100; 4'd10:Cnode=7'b0001000; 4'd11:Cnode=7'b1100000;
64
                  4'd12:Cnode=7'b0110001;4'd13:Cnode=7'b1000010;4'd14:Cnode=7'b0110000;
                  4'd15:Cnode=7'b0111000;default: Cnode=7'b11111111;
65
66 🗀
              endcase
67 🖒
          end
68
69 endmodule
```

We add a second clock divider to switch between the 3 digits on the display to turn on/off fast enough to create the illusion that they're all on with their unique value. I didn't take part of the counter to use as my select for which digit to turn on/off because I have 3 digits, and using part would mean one of the digits is on for longer than the other two digits, making it brighter than the others. What I did instead is make the turn/off each digit in order, triggered by only the positive edge of the MSB to create the illusion while giving each display the same brightness. The digit to display at any given point depends on what digit I currently have selected. This way, every digit stays on while having their unique values. The digit is translated to the proper segments to turn on to represent that digit on the display.

## **Top Level Implementation**

```
23 module top_lab6(
24
         input clk, rst_n,
25
         input [8:0] SW,
26
        output [7:0] AN,
        output [6:0] Cnode,
28
         output [7:0] LED
29
31
         wire clk_out;
32
        wire [3:0] ones;
33
        wire [3:0] tens;
         wire [7:0] result;
35
         wire [3:0] nibble;
36
37
         clock_divider div(.clk(clk), .rst_n(!rst_n), .SW(SW[4:0]), .clk_out(clk_out));
38
         bcd_counter onesPlace(.clk_div(clk_out), .rst_n(!rst_n), .dir_bit(SW[7]), .value(ones));
39
         bcd_counter tensPlace(.clk_div(clk_out), .rst_n(!rst_n), .dir_bit(SW[8]), .value(tens));
40
        alu alu(.units_BCD(ones), .tens_BCD(tens), .ctrl(SW[6:5]), .result(result));
        control_decoder(.SW5(SW[5]), .SW6(SW[6]), .SW7(SW[7]), .SW8(SW[8]), .nibble(nibble));
42
        seg7_scan translate_to_dislay(.clk(clk), .result(result), .input_nibble(nibble), .AN(AN), .Cnode(Cnode));
43
44
         assign LED = {tens, ones};
45
46 endmodule
```

Now, we connect everything together. We grab the base clock from the development board and put that into the clock divider for its speed to be controlled by 5 switches on our board. That resulting clock goes into both BCD counters. Whether they increment or decrement depend on two other switches on the board. The resulting digits then get put into an ALU to be added/subtracted depending on the input of two more switches on the board. The control decoder handles the input of the two sets of two switches mentioned to be displayed with the 0-18 result on the board. Both the result and control get sent to the seg7\_scan module to be translated to which segments on the display to turn on to represent their respective values. Finally, the two values being operated on are represented by 8 LED's on the board.

## **Simulation Waveform**

## **Clock Divider**

To test the speed-varying clock divider, we show the reset works. Then, show the clock output when no switches are on (bit 0 is selected). From there, flip SW0 switch (bit 1 is selected), and show the clock output. Repeat this for every switch.

# No Switches On



## SW0 On



# Time between positive edge trigger: 20ns

# SW1 On



# Time between positive edge trigger: 80ns

# SW2 On



Time between positive edge trigger: 320ns

# SW3 On



Time between positive edge trigger: 5.12us

# SW4 ON



# Time between positive edge trigger: 1310us

Turning on the leftmost switches increases the time between positive edge triggers for the output clock. The less switches on, the less time between positive edge triggers will result for the output clock. These times don't represent actual times when implemented on the board, since that uses a 100Mhz main clock while we're using a clock that's billions of times faster due to time scaling. In every test, we negative-edge trigger rst n to simulate the reset in every scenario.

#### **BCD Counter**

We will demonstrate the BCD decrementing from 9 to 0, resetting to 9 when decrementing and the current value is 0.



This waveform demonstrates the BCD decrementing from 9 to 0, resetting to 9 when decrementing and the current value is 0.



This waveform shows the BCD counter incrementing from 0 to 9, resetting to 0 when incrementing and the current value is 9.

# <u>ALU</u>

|                    |          |          |           |           |           |           | 31.800 n  |
|--------------------|----------|----------|-----------|-----------|-----------|-----------|-----------|
| Name               | Value    |          | 10.000 ns | 15.000 ns | 20.000 ns | 25.000 ns | 30.000 ns |
| > W units_BCD[3:0] | 5        | 0        | 1         | 2         | 3         | 4         | 5         |
| > W tens_BCD[3:0]  | 5        | 0        | 1         | 2         | 3         | 4         | 5         |
| > 🐶 ctrl[1:0]      | 00       | 00       |           |           |           |           |           |
| > 😽 result[7:0]    | 00010000 | 00000000 | 00000010  | 00000100  | 00000110  | 00001000  | 00010000  |
| > 🐶 i[31:0]        | 6        | 1        | 2         | 3         | 4         | 5         | 6         |
|                    |          |          |           |           |           |           |           |
|                    |          |          |           |           |           |           |           |
|                    |          |          |           |           |           |           |           |
|                    |          |          |           |           |           |           |           |
|                    |          |          |           |           |           |           |           |

| is .     |           |           |               |  |
|----------|-----------|-----------|---------------|--|
|          | 40.000 ns | 45.000 ns | 50.000 ns   8 |  |
| 6        | 7         | 8         | 9             |  |
| 6        | 7         | 8         | 9             |  |
|          |           |           | <u> </u>      |  |
| 00010010 | 00010100  | 00010110  | 00011000      |  |
| 7        | 8         | 9         | 10            |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |
|          |           |           |               |  |

The first two waveforms show when control is 00 (add the two BCD numbers) and both numbers are incrementing. Every time both numbers increment, the result also increases by a value of decimal 2.



This waveform tests when the control is 01 (subtract the tens BCD from the units BCD). Values 0-4 in the units BCD handles cases where underflow occurs. The result wraps around 0 and subtracts from 18. For example, 0-5 in this case is 14. Values past 4 will result in 0 or positive result when subtracting 5 so we don't have to worry about underflow in this case.





The two waveforms above represent the result when the control bits are either 10 or 11. We expect the result to be 0 and the actual result is 0.

# **Control Decoder**



The two waveforms above represent the 4-bit nibble given all possible outputs from SW[8:5]

# Seg 7 Scan

We demonstrate the Seg 7 Scan module by giving an example with correct output.

# Example - SW8 and SW7 are up, SW6 and SW5 are down. Result is 18.

C18 is expected to be on the seven segment display



The rightmost digit displays "8". The middle digit displays "1". The leftmost digit displays "C". Therefore the output on the seven segment display is C18, as expected.

#### **Top Level Implementation**

Due to the many possibilities to control the interface, I will give a couple of examples to demonstrate the top level implementation works.

Example 1 - Both counters are increasing and the two numbers will be added



This waveform shows that pressing the rst\_n button resets the project and all outputs are now valid.



This waveform shows the result is "00" and the control displays "C".



A couple of clock cycles later, the result is "06" and the control still displays "C". We know this is true because The LED represents the first number to add being 3 and the second number to add also being 3.

Example 2 - Both counters are decreasing and the two numbers will be subtracted



This waveform shows pressing the reset button for the testbench to have all valid outputs.



This waveform shows the result to be displayed is "00" with the digit representing the control displaying "1".



The 7-segment display still shows "100", making the control digit "1" and the result "00". This is because the two numbers to operate on started at the same value, decrement at the same time, and are decrementing at the same rate. This means both numbers will always be the same, and since we're in subtraction mode, the result will always be "00".

# **Implementation**

#### **Utilization Table:**

#### **Summary**

| Resource | Utilization | Available | Utilization % |
|----------|-------------|-----------|---------------|
| LUT      | 26          | 63400     | 0.04          |
| FF       | 60          | 126800    | 0.05          |
| Ю        | 33          | 210       | 15.71         |



#### **Timing Summary:**

#### **Design Timing Summary**

| Setup                                   | Hold                         |          | Pulse Width                              |          |  |
|-----------------------------------------|------------------------------|----------|------------------------------------------|----------|--|
| Worst Negative Slack (WNS): 6.851       | Worst Hold Slack (WHS):      | 0.213 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |  |
| Total Negative Slack (TNS): 0.000       | s Total Hold Slack (THS):    | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |
| Number of Failing Endpoints: 0          | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |
| Total Number of Endpoints: 52           | Total Number of Endpoints:   | 52       | Total Number of Endpoints:               | 53       |  |
| All user specified timing constraints a | met.                         |          |                                          |          |  |

## **Contribution**

Michelle Lau (50%) - Implementation and board demo Edwin Estrada (50%) - Programming, and test benching